

# HT9B92 RAM Mapping 36×4 LCD Driver

### **Feature**

- Logic Operating Voltage: 2.4V~5.5V
- · Integrated oscillator circuitry
- Bias: 1/2 or 1/3; Duty: 1/4
- Internal LCD bias generation with voltage-follower buffers
- External V<sub>LCD</sub> pin to supply LCD operating voltage
- Support I<sup>2</sup>C-bus serial interface
- Selectable LCD Frame Frequencies
- Up to 36×4 bits RAM for display data storage
- Maximum Display patterns: 36×4 patterns 36 segments and 4 commons
- Versatile blinking modes: off, 0.5Hz, 1Hz, 2Hz
- · Write address auto-increment
- Support Power Save Mode for low power consumption
- Manufactured in silicon gate CMOS process
- Package Types: 48-pin TSSOP/LQFP and Chip

## **Applications**

- · Leisure products
- · Games
- · Telephone display
- · Audio Combo display
- · Video Player display
- · Kitchen Appliance display
- · Measurement equipment display
- · Household appliance
- · Consumer electronics

## **General Description**

The HT9B92 device is a memory mapping and multi-function LCD controller driver. The maximum display segments of the device are 144 patterns (36 segments and 4 commons) display. The software configuration feature of the HT9B92 device makes it suitable for multiple LCD applications including LCD modules and display subsystems. The HT9B92 device communicates with most microprocessors/microcontrollers via a two-wire bidirectional I<sup>2</sup>C-bus interface.

Rev. 1.20 1 November 25, 2015



## **Block Diagram**



□ SEG6

OSCIN

TEST1



## **Pin Assignment**



## **Pad Assignment for COB**



Chip size:  $1484 \times 1836$ um<sup>2</sup>

Note: The IC substrate should be connected to VSS in the PCB layout artwork



## **Pad Coordinates for COB**

unit: µm

| No | Pad Name | Х        | Y        | No | Pad Name | Х        | Y        |
|----|----------|----------|----------|----|----------|----------|----------|
| 1  | COM0     | -606.600 | 819.900  | 25 | SEG12    | 643.900  | -322.400 |
| 2  | COM1     | -643.900 | 489.399  | 26 | SEG13    | 643.900  | -237.400 |
| 3  | COM2     | -643.900 | 404.399  | 27 | SEG14    | 643.900  | -152.400 |
| 4  | COM3     | -643.900 | 319.399  | 28 | SEG15    | 643.900  | -67.400  |
| 5  | VLCD     | -643.900 | 234.399  | 29 | SEG16    | 643.900  | 17.600   |
| 6  | VDD      | -643.900 | 149.399  | 30 | SEG17    | 643.900  | 102.600  |
| 7  | VSS      | -643.900 | 64.399   | 31 | SEG18    | 643.900  | 187.600  |
| 8  | TEST1    | -638.400 | -442.600 | 32 | SEG19    | 643.900  | 272.600  |
| 9  | OSCIN    | -638.400 | -527.600 | 33 | SEG20    | 643.900  | 357.600  |
| 10 | SCL      | -638.400 | -612.600 | 34 | SEG21    | 643.900  | 442.600  |
| 11 | SDA      | -638.400 | -697.600 | 35 | SEG22    | 643.900  | 527.600  |
| 12 | TEST2    | -638.400 | -782.600 | 36 | SEG23    | 643.900  | 612.600  |
| 13 | SEG0     | -340.350 | -819.900 | 37 | SEG24    | 643.900  | 697.600  |
| 14 | SEG1     | -255.350 | -819.900 | 38 | SEG25    | 643.900  | 782.600  |
| 15 | SEG2     | -170.350 | -819.900 | 39 | SEG26    | 320.799  | 819.900  |
| 16 | SEG3     | -85.350  | -819.900 | 40 | SEG27    | 235.799  | 819.900  |
| 17 | SEG4     | -0.350   | -819.900 | 41 | SEG28    | 150.799  | 819.900  |
| 18 | SEG5     | 84.650   | -819.900 | 42 | SEG29    | 65.799   | 819.900  |
| 19 | SEG6     | 169.650  | -819.900 | 43 | SEG30    | -19.201  | 819.900  |
| 20 | SEG7     | 254.650  | -819.900 | 44 | SEG31    | -104.201 | 819.900  |
| 21 | SEG8     | 339.650  | -819.900 | 45 | SEG32    | -189.201 | 819.900  |
| 22 | SEG9     | 424.650  | -819.900 | 46 | SEG33    | -274.201 | 819.900  |
| 23 | SEG10    | 509.650  | -819.900 | 47 | SEG34    | -436.600 | 819.900  |
| 24 | SEG11    | 594.650  | -819.900 | 48 | SEG35    | -521.600 | 819.900  |

# **Pad Description**

| Pin Name   | Туре | Description                                                                                                                                                                                                                                                                                            |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDA        | I/O  | Serial Data Input/Output pin<br>Serial Data (SDA) Input/Output for 2-wire I <sup>2</sup> C interface is an NMOS open drain structure                                                                                                                                                                   |
| SCL        | I    | Serial Clock Input pin Serial Data (SCL) is a clock input for 2-wire I <sup>2</sup> C interface                                                                                                                                                                                                        |
| OSCIN      | ı    | External Clock Input pin The external and internal clock mode can be selected by the command. When the internal oscillator circuitry is used, this pin must be connected to Vss                                                                                                                        |
| TEST1      | ı    | Test mode input pin When this pin is connected to $V_{\text{DD}}$ , the device will enter the test mode                                                                                                                                                                                                |
| TEST2      | ı    | Power on reset control pin The internal power on reset circuitry will be enabled if this pin is connected to $V_{SS}$ . If this pin is connected to $V_{DD}$ , the internal power on reset circuitry will be disabled and the reset function will be performed by executing the software reset command |
| COM0~COM3  | 0    | LCD Common outputs                                                                                                                                                                                                                                                                                     |
| SEG0~SEG35 | 0    | LCD Segment outputs                                                                                                                                                                                                                                                                                    |
| VDD        | _    | Positive power supply                                                                                                                                                                                                                                                                                  |
| VSS        | _    | Negative power supply, ground                                                                                                                                                                                                                                                                          |
| VLCD       | _    | LCD power supply pin                                                                                                                                                                                                                                                                                   |

Rev. 1.20 4 November 25, 2015



## **Approximate Internal Connections**



## **Absolute Maximum Ratings**

| SupplyVoltage V <sub>ss</sub> -0.3 | V to $V_{DD}+6.5V$         | Storage Temperature   | -55°C to 150°C |
|------------------------------------|----------------------------|-----------------------|----------------|
| Input Voltage Vss-0.3              | V to V <sub>DD</sub> +0.3V | Operating Temperature | 40°C to 85°C   |

**Note:** These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.20 5 November 25, 2015



## **D.C. Characteristics**

 $V_{SS}$ =0V;  $V_{DD}$ =2.4V~5.5V; Ta=-40 to +85°C

| Cumbal            | Dovemeter                |                 | Test Condition                                                                        | Min                | Turn | May                  | Unit |
|-------------------|--------------------------|-----------------|---------------------------------------------------------------------------------------|--------------------|------|----------------------|------|
| Symbol            | Parameter                | V <sub>DD</sub> | Condition                                                                             | Min.               | Тур. | Max.                 | Unit |
| V <sub>DD</sub>   | Operating Voltage        | _               | _                                                                                     | 2.4                | _    | 5.5                  | V    |
| V <sub>LCD</sub>  | LCD operating voltage    | _               | _                                                                                     | 0                  | _    | V <sub>DD</sub> -2.4 | V    |
| VIH               | Input high Voltage       | _               | SCL, SDA, TEST1, TEST2                                                                | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>      | V    |
| VIL               | Input low Voltage        | _               | SCL, SDA, TEST1, TEST2                                                                | 0                  | _    | 0.3V <sub>DD</sub>   | V    |
| IIL               | Input leakage current    | _               | V <sub>IN</sub> =V <sub>SS</sub> or V <sub>DD</sub>                                   | -1                 | _    | 1                    | μA   |
|                   | Low level output current | 3.3V            | V <sub>OI</sub> =0.4V for SDA pin                                                     | 6                  | _    | _                    | mA   |
| I <sub>OL</sub>   | Low level output current | 5.0V            | Vol-0.4V IOI SDA pili                                                                 | 9                  | _    | _                    | mA   |
| Ipp               | Operating Current        | 3.3V            | No load, 1/3bias, B type inversion, Ta=25°C, LCD display on, f <sub>LCD</sub> =80Hz,  | _                  | 7.5  | 15                   | μA   |
| IDD               | Operating Current        | 5.0V            | VLCD pin is connected to V <sub>SS</sub> ,<br>Power save mode=Low Current2 mode       | _                  | 12   | 20                   | μA   |
|                   | Standby Current          | 3.3V            | No load, 1/3bias, B type inversion, Ta=25°C, LCD display off, f <sub>LCD</sub> =80Hz, | _                  | _    | 1                    | μA   |
| I <sub>STB1</sub> | Standby Current          | 5.0V            | VLCD pin is connected to V <sub>SS</sub> ,<br>Power save mode=Low Current2 mode       | _                  | _    | 2                    | μA   |
| Rpi               | Pull-Low Resistance      | 3.3V            | For OCCINI sin                                                                        | 2.0                | 4.0  | 6.5                  | kΩ   |
| KPL               | Pull-Low Resistance      | 5.0V            | For OSCIN pin                                                                         | 1.5                | 3.0  | 4.5                  | kΩ   |
|                   | LCD Common Sink Current  |                 | V <sub>DD</sub> -V <sub>LCD</sub> =3.3V, V <sub>OL</sub> =0.33V                       | 250                | 400  | _                    | μΑ   |
| I <sub>OL1</sub>  | LCD Common Sink Current  | _               | V <sub>DD</sub> -V <sub>LCD</sub> =5V, V <sub>OL</sub> =0.5V                          | 500                | 800  | _                    | μΑ   |
|                   | LCD Common Source        |                 | V <sub>DD</sub> -V <sub>LCD</sub> =3.3V, V <sub>OH</sub> =2.97V                       | -140               | -230 | _                    | μΑ   |
| I <sub>OH1</sub>  | Current                  | _               | V <sub>DD</sub> -V <sub>LCD</sub> =5V, V <sub>OH</sub> =4.5V                          | -300               | -500 | _                    | μΑ   |
| 1                 | LCD Cogmont Sink Current |                 | V <sub>DD</sub> -V <sub>LCD</sub> =3.3V, V <sub>OL</sub> =0.33V                       |                    | 400  | _                    | μΑ   |
| I <sub>OL2</sub>  | LCD Segment Sink Current |                 | V <sub>DD</sub> -V <sub>LCD</sub> =5V, V <sub>OL</sub> =0.5V                          | 500                | 800  | _                    | μΑ   |
| 1                 | LCD Segment Source       |                 | V <sub>DD</sub> -V <sub>LCD</sub> =3.3V, V <sub>OH</sub> =2.97V                       | -140               | -230 | _                    | μΑ   |
| I <sub>OH2</sub>  | Current                  |                 | $V_{DD}$ - $V_{LCD}$ =5V, $V_{OH}$ =4.5V                                              | -300               | -500 |                      | μΑ   |

Rev. 1.20 6 November 25, 2015



# A.C. Characteristics

 $V_{SS}$ =0V, $V_{DD}$ =2.4V~5.5V, Ta=-40 to +85°C

| Cumbal            | Parameter                                                                                                                           |                        | Test Condition                                                                    | Min.          | Tim  | Max. | Unit |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------|---------------|------|------|------|--|
| Symbol            | Parameter                                                                                                                           | <b>V</b> <sub>DD</sub> | Condition                                                                         | WIIII.        | Тур. | wax. | Unit |  |
|                   |                                                                                                                                     |                        | Ta=25°C, internal oscillator is used,<br>Display control command: P[4:3]="00"     | 72.0          | 80.0 | 88.0 |      |  |
| f <sub>LCD1</sub> | LCD Frame Frequency                                                                                                                 |                        | Ta=25°C, internal oscillator is used,<br>Display control command: P[4:3]="01"     | 63.9          | 71   | 78.1 | Hz   |  |
| ILCD1             | LCD Frame Frequency                                                                                                                 | 3.3V                   | Ta=25°C, internal oscillator is used,<br>Display control command: P[4:3]="10"     | 57.6          | 64.0 | 70.4 | П    |  |
|                   |                                                                                                                                     |                        | Ta=25°C, internal oscillator is used,<br>Display control command: P[4:3]="11"     | 1 4// 5311 58 |      |      |      |  |
|                   | LCD Frame Frequency                                                                                                                 |                        | Ta=-40 to 85°C, internal oscillator is used, Display control command: P[4:3]="00" |               |      |      |      |  |
| f <sub>LCD2</sub> |                                                                                                                                     | y 2.4~<br>5.5V         | Ta=-40 to 85°C, internal oscillator is used, Display control command: P[4:3]="01" | 49.7          | 71.0 | 92.3 | Hz   |  |
| ILCD2             |                                                                                                                                     |                        | Ta=-40 to 85°C, internal oscillator is used, Display control command: P[4:3]="10" | 44.8          | 64.0 | 83.2 | П    |  |
|                   |                                                                                                                                     |                        | Ta=-40 to 85°C, internal oscillator is used, Display control command: P[4:3]="11" | 37.1          | 53.0 | 68.9 |      |  |
| V <sub>POR</sub>  | V <sub>DD</sub> Start Voltage to ensure Poewr-on Reset                                                                              | _                      | _                                                                                 | _             | _    | 100  | mV   |  |
| RR <sub>VDD</sub> | V <sub>DD</sub> Rise Rate to ensure Power-on Reset                                                                                  | _                      | _                                                                                 | 0.05          | _    | _    | V/ms |  |
| t <sub>POR</sub>  | $\begin{array}{l} \mbox{Minimum Time for $V_{DD}$} \\ \mbox{to remain at $V_{POR}$ to} \\ \mbox{ensure Power-on Reset} \end{array}$ | _                      | _                                                                                 | 10            | _    | _    | ms   |  |

Note:  $f_{LCD}=1/t_{LCD}$ 

## I<sup>2</sup>C Interface Characteristics

Unless otherwise specified,  $V_{SS}$ =0V;  $V_{DD}$ =2.4V~5.5V; Ta=-40 to +85°C

| Symbol               | Parameter                                     | Condition                                                              | Min. | Max. | Unit |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------|------|------|------|
| f <sub>SCL</sub>     | Clock frequency                               | _                                                                      | _    | 400  | kHz  |
| t <sub>BUF</sub>     | bus free time                                 | Time in which the bus must be free before a new transmission can start | 1.3  | _    | μs   |
| thd: STA             | Start condition hold time                     | After this period, the first clock pulse is generated                  | 0.6  | _    | μs   |
| t <sub>LOW</sub>     | SCL Low time                                  | _                                                                      | 1.3  | _    | μs   |
| t <sub>HIGH</sub>    | SCL High time                                 | _                                                                      | 0.6  | _    | μs   |
| t <sub>SU: STA</sub> | Start condition setup time                    | Only relevant for repeated START condition                             | 0.6  | _    | μs   |
| t <sub>HD: DAT</sub> | Data hold time                                | _                                                                      | 0    | _    | ns   |
| tsu: DAT             | Data setup time                               | _                                                                      | 100  | _    | ns   |
| t <sub>R</sub>       | SDA and SCL rise time                         | Note                                                                   | _    | 0.3  | μs   |
| t⊧                   | SDA and SCL fall time                         | Note                                                                   | _    | 0.3  | μs   |
| t <sub>su: sto</sub> | Stop condition set-up time                    | _                                                                      | 0.6  | _    | μs   |
| t <sub>AA</sub>      | Output Valid from Clock                       | _                                                                      | _    | 0.9  | μs   |
| t <sub>SP</sub>      | Input Filter Time Constant (SDA and SCL Pins) | Noise suppression time                                                 | _    | 50   | ns   |

Note: These parameters are periodically sampled but not 100% tested.

Rev. 1.20 7 November 25, 2015



## **Timing Diagrams**

#### I<sup>2</sup>C Timing



## **Power On Reset Timing**



**Note:** 1. If the conditions of Reset timing are not satisfied in power ON/OFF sequence, the internal Power on Reset (POR) circuit will not operate normally.

2. If it is difficult to meet power on reset timing conditions, please execute software reset command after Power on.

Rev. 1.20 8 November 25, 2015



## **Functional Description**

#### Power-On Reset

When the power is applied, the device is initialized by an internal power-on reset circuit. The status of the internal circuits after initialization is as follows:

- All common outputs are set to  $V_{\rm SS}$ .
- All segment outputs are set to  $V_{\rm SS}$ .
- LCD Driver Output Waveform: A-type inversion.
- · Internal oscillator is selected.
- The 1/3 bias drive mode is selected.
- · LCD bias generator is in an off state.
- · LCD Display and internal oscillator are in off states.
- Power save mode is set to normal current.
- Frame Frequency is set to 80Hz.
- · Blinking function is switched off.

Data transfers on the I<sup>2</sup>C-bus should be avoided for 1 ms following power-on to allow completion of the reset action.

#### **System Oscillator**

The timing for the internal logic and the LCD drive signals are generated by the internal oscillator or external clock source input. The System Clock frequency ( $f_{SYS}$ ) determines the LCD frame frequency. During initial system power on the System Oscillator will be in the stop state.

### **Segment Driver Outputs**

The LCD drive section includes up to 36 segment outputs SEG0~SEG35 which should be connected directly to the LCD panel. The segment output signals are generated in accordance with the multiplexed common signals and with the data resident in the display latch. The unused segment outputs should be left open-circuit.

#### **Column Driver Outputs**

The LCD drive section includes 4 column outputs COM0~COM3 which should be connected directly to the LCD panel. The column output signals are generated in accordance with the selected LCD drive mode. The unused column outputs should be left open-circuit if less than 4 column outputs are required.

#### **Address Pointer**

The addressing mechanism for the display RAM is implemented using the address pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the address pointer by the Display Data Input command.

#### **Display Memory - RAM Structure**

The display RAM is static 36×4 bits RAM which stores the LCD data. Logic "1" in the RAM bit-map indicates the "on" state of the corresponding LCD segment; similarly, logic 0 indicates the "off" state.

The contents of the RAM data are directly mapped to the LCD data. The first RAM column corresponds to the segments operated with respect to COM0. In multiplexed LCD applications the segment data of the second, third and fourth column of the display RAM are time-multiplexed with COM1, COM2 and COM3 respectively. The following diagram is a data transfer format for I<sup>2</sup>C interface.



LCD Display Output Data Transfer Format for I<sup>2</sup>C bus

Rev. 1.20 9 November 25, 2015



| Address  | СОМО  | COM1  | COM2  | COM3  | Output |
|----------|-------|-------|-------|-------|--------|
| 00H      |       |       |       |       | SEG0   |
| 01H      |       |       |       |       | SEG1   |
| 02H      |       |       |       |       | SEG2   |
| 03H      |       |       |       |       | SEG3   |
| 04H      |       |       |       |       | SEG4   |
| 05H      |       |       |       |       | SEG5   |
| 06H      |       |       |       |       | SEG6   |
| 07H      |       |       |       |       | SEG7   |
| 08H      |       |       |       |       | SEG8   |
| 09H      |       |       |       |       | SEG9   |
| 0AH      |       |       |       |       | SEG10  |
| 0BH      |       |       |       |       | SEG11  |
| 0CH      |       |       |       |       | SEG12  |
| 0DH      |       |       |       |       | SEG13  |
| 0EH      |       |       |       |       | SEG14  |
| 0FH      |       |       |       |       | SEG15  |
| 10H      |       |       |       |       | SEG16  |
| 11H      |       |       |       |       | SEG17  |
| 12H      |       |       |       |       | SEG18  |
| 13H      |       |       |       |       | SEG19  |
| 14H      |       |       |       |       | SEG20  |
| 15H      |       |       |       |       | SEG21  |
| 16H      |       |       |       |       | SEG22  |
| 17H      |       |       |       |       | SEG23  |
| 18H      |       |       |       |       | SEG24  |
| 19H      |       |       |       |       | SEG25  |
| 1AH      |       |       |       |       | SEG26  |
| 1BH      |       |       |       |       | SEG27  |
| 1CH      |       |       |       |       | SEG28  |
| 1DH      |       |       |       |       | SEG29  |
| 1EH      |       |       |       |       | SEG30  |
| 1FH      |       |       |       |       | SEG31  |
| 20H      |       |       |       |       | SEG32  |
| 21H      |       |       |       |       | SEG33  |
| 22H      |       |       |       |       | SEG34  |
| 23H      |       |       |       |       | SEG35  |
| RAM Data | Bit 3 | Bit 2 | Bit 1 | Bit 0 |        |

**Note:** The LCD display RAM address is specified by the Address Set command and the address will be automatically incremented by one after a 4-bit data is shifted in.



#### **LCD Bias Generator**

Fractional LCD biasing voltages, known as 1/2 or 1/3 bias voltage, are obtained from an internal voltage divider of three series resistors connected between  $V_{\text{LCD}}$  and  $V_{\text{DD}}$ . The centre resistor can be switched out of circuits to provide a 1/2 bias voltage level configuration.

#### **LCD Drive Mode Waveforms**

• When the LCD drive mode is selected as 1/4 duty and 1/2 bias, the waveform and LCD display is shown as follows:



Waveforms for 1/4 duty drive mode with 1/2 bias ( $V_{\text{OP}} = V_{\text{DD}} - V_{\text{LCD}}$ )

Note:  $t_{LCD}=1/f_{LCD}$ 

Rev. 1.20 11 November 25, 2015



• When the LCD drive mode is selected as 1/4 duty and 1/3bias, the waveform and LCD display is shown as follows:



Waveforms for 1/4 duty drive mode with 1/2 bias ( $V_{\text{OP}} = V_{\text{DD}} - V_{\text{LCD}}$ )

Note:  $t_{LCD}=1/f_{LCD}$ 



## **Blinking Function**

The device contains versatile blinking capabilities. The whole display can be blinked at frequencies selected by the Blinking Frequency command. The blinking frequency is a subdivided ratio of the system frequency. The ratio between the system oscillator and blinking frequencies depends on the blinking mode in which the device is operating, as shown in the following table:

| Blinking Mode | Blinking frequency (Hz) |  |  |  |  |  |
|---------------|-------------------------|--|--|--|--|--|
| 0             | Blink off               |  |  |  |  |  |
| 1             | 0.5                     |  |  |  |  |  |
| 2             | 1                       |  |  |  |  |  |
| 3             | 2                       |  |  |  |  |  |

### **Frame Frequency**

The device provides four frame frequencies selected with the Frame Frequency command known as 80Hz, 71Hz, 64Hz and 53Hz respectively.

| Mode | Frame frequency (Hz) @ VDD=3.3V |
|------|---------------------------------|
| 0    | 80                              |
| 1    | 71                              |
| 2    | 64                              |
| 3    | 53                              |

### I<sup>2</sup>C Serial Interface

## I<sup>2</sup>C Operation

The device supports I<sup>2</sup>C serial interface. The I<sup>2</sup>C bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line, SDA, and a serial clock line, SCL. Both lines are connected to the positive supply via pull-up resistors. When the bus is free, both lines are high. Devices connected to the bus must have open-drain or open-collector outputs to implement a wired-or function. Data transfer is initiated only when the bus is not busy.

#### **Data Validity**

The data on the SDA line must be stable during the high period of the serial clock. The high or low state of the data line can only change when the clock signal on the SCL line is Low as shown in the diagram.



#### **START and STOP Conditions**

- A high to low transition on the SDA line while SCL is high defines a START condition.
- A low to high transition on the SDA line while SCL is high defines a STOP condition.
- START and STOP conditions are always generated by the master. The bus is considered to be busy after the START condition. The bus is considered to be free again a certain time after the STOP condition.
- The bus stays busy if a repeated START (Sr) is generated instead of a STOP condition. In some respects, the START(S) and repeated START (Sr) conditions are functionally identical.



#### **Byte Format**

Every byte put on the SDA line must be 8-bit long. The number of bytes that can be transmitted per transfer is unrestricted. Each byte has to be followed by an acknowledge bit. Data is transferred with the most significant bit, MSB, first.





#### Acknowledge

- Each bytes of eight bits is followed by one acknowledge bit. This Acknowledge bit is a low level placed on the bus by the receiver. The master generates an extra acknowledge related clock pulse.
- A slave receiver which is addressed must generate an Acknowledge, ACK, after the reception of each byte.
- The device that acknowledges must pull down the SDA line during the acknowledge clock pulse so that it remains stable low during the high period of this clock pulse.
- A master receiver must signal an end of data to the slave by generating a not-acknowledge, NACK, bit on the last byte that has been clocked out of the slave. In this case, the master receiver must leave the data line high during the 9<sup>th</sup> pulse to not acknowledge. The master will generate a STOP or repeated START condition.



#### Slave Addressing

• The slave address byte is the first byte received following the START condition form the master device. The first seven bits of the first byte make up the slave address. This device only supports the write operation and therefore, the eighth data bit, R/W, which is used to define a read or write operation will be fixed at a "0" state. If the R/W bit is set to 1 to execute a read operation, it will result

- in no operation.
- The HT9B92 device address bits are "0111110".
   When an address byte is sent, the device compares the first seven bits after the START condition. If they match, the device outputs an Acknowledge on the SDA line.



#### I<sup>2</sup>C Interface Write Operation

#### **Byte Write Operation**

- · Single Command Type
  - A Single Command write operation requires a START condition, a slave address with a write control bit, a command byte and a STOP condition for a single command write operation.
- Compound Command Type
  - A Compound Command write operation requires a START condition, a slave address with a write control bit, a command byte, up to two command setting bytes and a STOP condition for a compound command write operation.
- Display RAM Single Data Byte
   A display RAM data byte write operation requires
   a START condition, a slave address with a write
   control bit, a valid Register Address byte, a Data
   byte and a STOP condition.

The start address can only be set from 00H to 1FH. The start address which is greater than 1FH will be regarded as a command. Therefore, it is recommended that the start address should be set from 00H to 1FH.



I<sup>2</sup>C Single Command Type Write Operation



I<sup>2</sup>C Compound Command Type Write Operation



I<sup>2</sup>C Display RAM Single Data Byte Write Operation



#### **Display RAM Page Write Operation**

After a START condition the slave address with a write control bit is placed on the bus followed with the specified display RAM Register Address of which the contents are written into the internal address pointer. The data to be written into the memory will be transmitted next. The internal address pointer will be incremented by 1 after a 4-bit data is shifted in. Then the acknowledge clock pulse will be received after an 8-bit data is shifted. After the internal address point reaches the maximum memory address, 23H, the address pointer will be reset to 00H. It is strongly recommended to write the display RAM data from address 00H to 23H using the Display RAM Page Write Operation.

## **Command Summary**

The bit 7 denoted as "C" here is the control bit which is used to determine that the next byte is the display RAM data or command byte.

| C bit | Remark                         |
|-------|--------------------------------|
| 0     | Next byte is Display RAM data. |
| 1     | Next byte is command.          |



I<sup>2</sup>C Interface N Bytes Display RAM Data Write Operation

#### **Display RAM Address Setting Command**

This command is used to define the start address of the display RAM.

| Function        | (MSB) Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | (LSB) Bit0 | Note                             |
|-----------------|------------|------|------|------|------|------|------|------------|----------------------------------|
| Address Pointer | С          | 0    | 0    | A4   | А3   | A2   | A1   | A0         | Display RAM memory start address |

- Note: 1. The address ranges from 00H to 1FH.
  - 2. It is strongly recommended to write the display RAM data from address 00H to 23H at one time.
  - 3. Power on status: the address will be set to 00H.
  - 4. If the programmed command is not defined, the function will not be affected.

#### **Drive Mode Setting Command**

This command is used to control the LCD bias and display on/off.

|      | Function                        |                | (MSB) Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | (LSB) Bit0 | Note |
|------|---------------------------------|----------------|------------|------|------|------|------|------|------|------------|------|
| Bias | Bias and Display on/off setting |                | С          | 1    | 0    | Х    | P3   | P2   | Х    | Х          | _    |
| Not  | e:                              |                |            |      |      |      |      |      |      |            |      |
|      | P2                              | Bias           |            |      |      |      |      |      |      |            |      |
|      | 0                               | 1/3 bias (defa | iult)      |      |      |      |      |      |      |            |      |
|      | 1                               | 1/2 bias       |            |      |      |      |      |      |      |            |      |

| P3 | LCD Display On/Off |
|----|--------------------|
| 0  | Off (default)      |
| 1  | On                 |

- Power on status: The 1/3 bias drive mode is selected and the LCD display is switched off.
- If the programmed command is not defined, the function will not be affected.

Rev. 1.20 15 November 25, 2015



## **Display Control Command**

This command is used to select the Current mode according to the characteristics of the LCD panel for achieving high display quality and LCD driver output waveform set and frame frequency select.

| Function                | (MSB) Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | (LSB) Bit0 | Note |
|-------------------------|------------|------|------|------|------|------|------|------------|------|
| Display Control Setting | С          | 0    | 1    | P4   | P3   | P2   | P1   | P0         | _    |

#### Note:

| P [1:0] | Power Save Mode     | <b>Current Consumption</b> | Remark                                                                                                               |
|---------|---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|
| 00      | Low Current2 Mode   | x 0.5                      | The data listed here is for reference only. The                                                                      |
| 01      | Low Current1 Mode   | x 0.67                     | actual data depends upon the panel load.                                                                             |
| 10      | Normal Current Mode | x 1 (default)              | <ul> <li>Please meet the condition: V<sub>DD</sub>-V<sub>LCD</sub>≥3V when<br/>used in High current mode.</li> </ul> |
| 11      | High Current Mode   | x 1.8                      |                                                                                                                      |

| P2 | LCD Driver Output Waveform | Remark |
|----|----------------------------|--------|
| 0  | A Type inversion (default) |        |
| 1  | B Type inversion           |        |

| P [4:3] | Frame Frequency @V <sub>DD</sub> =3.3V (Hz) | Remark                                                                                                               |
|---------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 00      | 80 (default)                                | The data listed here is for reference only. The actual data                                                          |
| 01      | 71                                          | depends upon the panel load.                                                                                         |
| 10      | 64                                          | <ul> <li>Please meet the condition: V<sub>DD</sub>-V<sub>LCD</sub>≥3V when used in<br/>High current mode.</li> </ul> |
| 11      | 53                                          | g.i oaii oik iiioaoi                                                                                                 |

 The setting of the frame frequency, LCD output waveform and current mode will influence the display image qualities. Please select a proper display setting suitable for the current consumption and display image quality with LCD panel.

| Mode                       | Flicker | Image Quality/Contrast |
|----------------------------|---------|------------------------|
| Frame Frequency            | 0       |                        |
| LCD Driver Output Waveform | 0       | 0                      |
| Power Save Mode            |         | 0                      |

• If the programmed command is not defined, the function will not be affected.

Rev. 1.20 16 November 25, 2015



## **Software Reset and Oscillator Mode Setting Command**

This command is used to select the system oscillator source and to initiate a software reset.

| Function                                     | (MSB) Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | (LSB) Bit0 | Note |
|----------------------------------------------|------------|------|------|------|------|------|------|------------|------|
| System Oscillator Setting and Software Reset | С          | 1    | 1    | 0    | 1    | Х    | P1   | P0         | -    |

| P1 | Software Reset            | Remark                                                                                                                        |
|----|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0  | No Operation (default)    | When a "Software Reset" is executed, the device will be reset to an initial condition. Other settings can be configured after |
| 1  | Initiate a Software Reset | Software reset is completed.                                                                                                  |

| P0 | Oscillator Mode               | Remark                                                                                     |
|----|-------------------------------|--------------------------------------------------------------------------------------------|
| 0  | Internal Oscillator (default) | connected to vSS or open-circuit.                                                          |
| 1  | External Clock Input Mode     | When the external clock mode is selected, the external clock is supplied on the OSCIN pin. |

When the software reset is executed, the device is initialized by an internal power-on reset circuit. The status of the internal circuits after initialization is as follows:

- All common outputs are set to Vss.
- All segment outputs are set to Vss.
- LCD Driver Output Waveform: A-type inversion.
- Internal oscillator source is selected.
- 1/3 bias is selected.
- LCD bias generator is off state.
- LCD Display and system oscillation are off state.
- Power save mode is set to normal current.
- Frame Frequency is set to 80Hz.
- Blinking function is switched off.

Note that if the programmed command is not defined, the function will not be affected.

### **Blinking Frequency Setting Command**

This command defines the blinking frequency of the display modes.

| Function                   | (MSB) Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | (LSB) Bit0 | Note |
|----------------------------|------------|------|------|------|------|------|------|------------|------|
| Blinking Frequency setting | С          | 1    | 1    | 1    | 0    | Χ    | P1   | P0         | _    |
| NI-4                       |            |      |      |      |      |      |      |            |      |

#### Note:

| P [1:0] | Blinking Frequency     | Remark |
|---------|------------------------|--------|
| 00      | Blinking off (default) |        |
| 01      | 0.5 Hz                 |        |
| 10      | 1 Hz                   | _      |
| 11      | 2 Hz                   |        |

- Power on status: Blinking function is switched off.
- If the programmed command is not defined, the function will not be affected.

Rev. 1.20 17 November 25, 2015



## All Pixels On/Off Setting Command

This command controls that all pixels are switched on or off when the LCD normally displays.

|                                   | Function (MSB) Bit7 Bit      |           | Bit6                                            | Bit5   | Bit4                                                                                   | Bit3    | Bit2   | Bit1   | (LSB) Bit0 | Note |                  |
|-----------------------------------|------------------------------|-----------|-------------------------------------------------|--------|----------------------------------------------------------------------------------------|---------|--------|--------|------------|------|------------------|
| All P                             | II Pixels On/Off setting C 1 |           |                                                 | 1      | 1                                                                                      | 1       | 1      | 1      | P1         | P0   | _                |
| Note:                             |                              |           |                                                 |        |                                                                                        |         |        |        |            |      |                  |
| P [1:0] Blinking Frequency Remark |                              |           |                                                 |        |                                                                                        |         |        |        |            |      |                  |
| Ì                                 | 00                           | Normal I  | Display (defa                                   | ult) ( | This command is only available when the LCD is normally                                |         |        |        |            |      |                  |
| Ì                                 | 01                           | All Pixel | s Off                                           |        | displayed. The display RAM contents will not be changed when this command is executed. |         |        |        |            |      | not be changed   |
|                                   | 10                           | All Pixel | s On                                            |        |                                                                                        |         |        |        |            |      | s of the display |
| Ī                                 | 11                           |           | RAM data when the relevant setting is selected. |        |                                                                                        |         |        |        | ' '        |      |                  |
|                                   |                              |           | nal display.<br>nmand is not                    | define | ed, the                                                                                | functio | n will | not be | affect     | ed.  |                  |

## **Operation Flow Chart**

Access procedures are illustrated below using flowcharts.

### Initialization



## **Display Data Write (Address Setting)**





## Display Quality or Operating Current (Power Save Mode) Setting





## **Power Supply Sequence**

- If the power is individually supplied on the LCD and VDD pins, it is strongly recommended to follow the Holtek power supply sequence requirement.
- If the power supply sequence requirement is not followed, it may result in malfunction.

### Holtek Power Supply Sequence Requirement:

- 1. Power-on sequence:  $Turn \ on \ the \ logic \ power \ supply \ V_{DD} \ first \ and \ then \ turn \ on \ the \ LCD \ driver \ power \ supply \ V_{LCD}.$
- 2. Power-off sequence: Turn off the LCD driver power supply  $V_{\text{LCD}}$ . First and then turn off the logic power supply  $V_{\text{DD}}$ .
- 3. The Holtek Power Supply Sequence Requirement must be followed no matter whether the  $V_{\text{LCD}}$  voltage is higher than the  $V_{\text{DD}}$  voltage.
- When the  $V_{\mbox{\tiny LCD}}$  voltage is smaller than or is equal to  $V_{\mbox{\tiny DD}}$  voltage application



Rev. 1.20 20 November 25, 2015



# **Application Circuit**

## **Internal Oscillator Circuit Mode**



## **External Clock Input Mode**





## **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- The Operation Instruction of Packing Materials
- · Carton information

Rev. 1.20 22 November 25, 2015



## **48-pin TSSOP Outline Dimensions**







| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| A      | _                  | _         | 0.047 |
| A1     | 0.002              | _         | 0.006 |
| A2     | 0.031              | 0.039     | 0.041 |
| В      | 0.007              | _         | 0.011 |
| С      | 0.004              | _         | 0.008 |
| D      | 0.488              | 0.492     | 0.496 |
| E      | _                  | 0.319 BSC | _     |
| E1     | 0.236              | 0.240     | 0.244 |
| е      | _                  | 0.020 BSC | _     |
| L      | 0.018              | 0.024     | 0.030 |
| L1     | _                  | 0.039 BSC | _     |
| у      | _                  | 0.004     | _     |
| θ      | 0°                 | _         | 8°    |

| Symbol | Dimensions in mm |          |       |
|--------|------------------|----------|-------|
|        | Min.             | Nom.     | Max.  |
| A      | _                | _        | 1.20  |
| A1     | 0.05             | _        | 0.15  |
| A2     | 0.80             | 1        | 1.05  |
| В      | 0.17             | _        | 0.27  |
| С      | 0.09             | _        | 0.20  |
| D      | 12.40            | 12.50    | 12.60 |
| E      | _                | 8.10 BSC | _     |
| E1     | 6.00             | 6.10     | 6.20  |
| е      | _                | 0.50 BSC | _     |
| L      | 0.45             | 0.60     | 0.75  |
| L1     | _                | 1.0 BSC  | _     |
| у      | _                | 0.10     | _     |
| θ      | 0°               | _        | 8°    |



## 48-pin LQFP (7mm×7mm) Outline Dimensions



| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| А      | _                  | 0.354 BSC | _     |
| В      | _                  | 0.276 BSC | _     |
| С      | _                  | 0.354 BSC | _     |
| D      | _                  | 0.276 BSC | _     |
| Е      | _                  | 0.020 BSC | _     |
| F      | 0.007              | 0.009     | 0.011 |
| G      | 0.053              | 0.055     | 0.057 |
| Н      | _                  | _         | 0.063 |
| I      | 0.002              | _         | 0.006 |
| J      | 0.018              | 0.024     | 0.030 |
| K      | 0.004              | _         | 0.008 |
| α      | 0°                 | _         | 7°    |

| Symbol | Dimensions in mm |          |      |
|--------|------------------|----------|------|
|        | Min.             | Nom.     | Max. |
| А      | _                | 9.00 BSC | _    |
| В      | _                | 7.00 BSC | _    |
| С      | _                | 9.00 BSC | _    |
| D      | _                | 7.00 BSC | _    |
| E      | _                | 0.50 BSC | _    |
| F      | 0.17             | 0.22     | 0.27 |
| G      | 1.35             | 1.40     | 1.45 |
| Н      | _                | _        | 1.60 |
| I      | 0.05             | _        | 0.15 |
| J      | 0.45             | 0.60     | 0.75 |
| K      | 0.09             | _        | 0.20 |
| α      | 0°               | _        | 7°   |

Rev. 1.20 24 November 25, 2015



## Copyright<sup>©</sup> 2015 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.20 25 November 25, 2015